Lab 7 Simon Carballo 1618309 12/11/2020 Section D

## Lab7 Write Up

- Description: In this lab we were tasked to design a sequential circuit that detects prime number using 16-bits. This lab will specify when the number is prime or not, and if not prime, what it is being divisible by. In order to understand how to do this lab we first need to understand how binary division works so we can iterate through all possible divisors to detect prime numbers.
- Design: For this design we have the Top Level that calls for multiple subsections which includes: Clock(Provided), Top Level StateMachine, 16-bit counters, Divider, Comparators, Subtractor, Shift Registers, LED modules, Ring Counter, Selector, and the Segment\_Display Converter. As we go over each subsection we will look more into depth of how each section is designed.

#### - Clock:

This code is provided by the lab manual. This module intakes the basys3 clkin value and outputs the global clock and reset for all of the counters in the Top\_Level. It takes in the inputs of clkin from the constraint file, and manipulates it to become the net clk for the sequential design. We also use this to get Dig\_sel for the ring counter (Explained in Ring Counter Module). In this lab we also use the qsec, which outputs the clk signal which is high for one clk cycle every ½ of a second making it possible to be used as a different form of clk.

#### - Top Level State Machine;

The entire lab is operated using a state machine that functions with D Flip-Flops and control logic. In this lab I built to control logic using 5 different states: IDLE, WORKING, PRIME, NPRIME(Not Prime), DIVISOR. The states were controlled with the inputs: btnL, btnC, btnD, Prime, and NPrime. These states were used to determine when to output the led and display controls for the different states. My control logic was built using the following boolean algebra using one-hot encoding:

#### - $O0 \Rightarrow IDLE$ :

| PS | btnC | btnL |
|----|------|------|
| Q3 | 1    | -    |

| Q2 | 1 | - |
|----|---|---|
| Q0 | - | 0 |

 $D0 = btnC*(Q2+Q3) + \sim btnL*Q0$ 

-  $Q1 \Rightarrow WORKING$ :

| PS | btnL |
|----|------|
| Q0 | 1    |

D1 = btnL\*Q0

-  $Q2 \Rightarrow PRIME$ :

| PS | Prime | btnC |
|----|-------|------|
| Q1 | 1     | -    |
| Q2 | -     | 0    |

 $\overline{D2} = Prime*Q1 + \sim btnC*Q2$ 

-  $Q3 \Rightarrow NPRIME$ :

| PS | Prime | btnD | btnC |
|----|-------|------|------|
| Q1 | 0     | -    | -    |
| Q4 | -     | 0    | -    |
| Q3 | -     | -    | 0    |

 $\overline{D3} = \sim Prime * Q1 + \sim btnD * Q4 + \sim btnC * Q3$ 

-  $Q4 \Rightarrow DIVISOR$ :

| PS | btnD |
|----|------|
| Q3 | 1    |
| Q4 | 1    |

D4 = btnD\*(Q3+Q4)

Outputs:

\_

- In my design I solely used Moore, because I wanted to keep my timing of outputs consistent with their respective states.
- With all of these boolean expressions we can combine them into one module to create a State Machine that acts as the brain of the display.



- This is the State machine for the Top Level and this is each Function:
  - INPUT: In this state we are inputting a user value with switches and waiting for btnL to be pressed to start the test. This will output the input values on display and input led function
  - WORKING: In this state we are calling the Divider module and awaiting a prime or nprime from the module to move to the next state. This will output a single led0 light while finding the solution
  - PRIME: This state is when prime is found and will input a prime led function while awaiting btnC to be pressed
  - NPRIME: This state is when not prime is found and will flash the display of the input values while having the led nprime function.
  - DIVISOR: This is the state that will display the Divisor values when btnD is held. During this state all LED will be off

## - <u>16-bit Counter:</u>

In our previous lab write-up we examined how the U/D 16-bit counter was made and how it works. We use this Up/Dw 16-bit counter again to intake the inputs of the user, count up the divisors, and count the number of bits for each subtraction cycle. I also ended up using another counter to manipulate the state diagram to ignore the first shift.

## - Comparator:

The comparator is a module used to take in two 16-bit inputs and compare them to output a 'equal to' or 'less than' value in this case. (usually there's a 'greater than'). I made this module by first understanding how to compare a single bit. Which I found the logic to be:

- Inputs being A & B:
  - A = B: A EXOR B
  - $A < B : \sim A * B$

I then combined 16 of the 1-bit comparators to effectively compare 16-bits. The additional logic required to connect the 16-bits was an AND gate for all EQ, and a cascading value of significance for the LT. EX: the A[15] is worth more than A[9] therefore if B[15] is high and A[14] is low, LT is high.

## - Shift-Register:

This shift register is similar to the LED score tracker from Lab 5. The shift register needed to be able to shift values down 16 D-FF's and be able to load values into the register. In order to do this I used my previous knowledge of loading into the 16-bit counter and applied it to the Flip Flops. I also needed to make sure that when the values are loaded into D they automatically Shift into the outputs of the register, so I added an OR to the LD for the SHL(CE).

## - Subtractor:

The subtractor module takes two 16-bit inputs and subtracted them to output a 16-bit difference. Like an adder a subtractor is made up of 1-bit subtractors, with the following Logic:

| A | В | Bin | Diff | Bout |
|---|---|-----|------|------|
| 0 | 0 | 0   | 0    | 0    |
| 0 | 0 | 1   | 1    | 1    |
| 0 | 1 | 0   | 1    | 1    |
| 0 | 1 | 0   | 1    | 1    |
| 1 | 0 | 0   | 1    | 0    |
| 1 | 0 | 1   | 0    | 0    |
| 1 | 1 | 0   | 0    | 0    |
| 1 | 1 | 1   | 1    | 1    |

From this Truth Table we can derive the boolean expression:

Diff =  $\sim$ (A XOR B) XOR Bin

Bout = Bin\* $\sim$ (A XOR B) +  $\sim$ A\*B

We just combine 16 1-bit subtractors to create a 16-bit subtractor. Remember to properly lead the Bout into the next Bin. (First[15] subtractor has no Bin)

#### - Divider:

Now this module combines the previously mentioned modules: Comparator, Shift Register, and Subtractor into a singular module to derive a Divider. It is better explained with a Datapath sketch so here it is:



We can see here that there are 3 Shift Registers(Dividend, Remainder, a counter, a comparator, and a subtractor. In my case I used 3 shift registers, 2 counters, 4 comparators, and a subtractor.

My first iteration of building a state machine for the divider was to detect prime or not prime with a divider loop built inside. This caused me to use 12 states which I was able to simplify to 5 states. Unfortunately due to issues with timing I ended up scrapping the entire design for a simpler design that focused solely on

the divider itself. This is when I was able to achieve a 5 state design using several inputs. Here is how the boolean algebra for the design:

-  $Q0 \Rightarrow IDLE$ :

| PS | Start |
|----|-------|
| Q0 | 0     |
| Q4 | -     |

 $\overline{D0 = \sim Start * Q0 + Q4}$ 

- Q1 => SHIFT:

| PS | Start | CLT |
|----|-------|-----|
| Q0 | 1     | -   |
| Q2 | -     | 1   |
| Q3 | -     | 1   |

D1 = Start\*Q0 + CLT\*(Q2+Q3)

-  $Q2 \Rightarrow SUBB$ 

| PS | LT | EQ |
|----|----|----|
| Q1 | 0  | -  |
| Q1 | -  | 1  |

 $D2 = Q1*(\sim LT + EQ)$ 

- Q3 => SUB0

| PS | LT |
|----|----|
| Q1 | 1  |

D3 = LT\*Q1

-  $Q4 \Rightarrow NEXT$ 

| PS | CEQ |
|----|-----|
| Q2 | 1   |
| Q3 | 1   |

 $\overline{D4 = CEQ^*(Q2+Q3)}$ 

- Outputs:

By creating a simpler state machine for the divider I could utilize all of these outputs to guide each of these modules to work in sync. Here is how I used each component:

- Comparator 1: Compare Divisor and Dividend (B < In)
- Comparator 2: Compare Remainder and Divisor ( R < B )
- Comparator 3: Compare Count and 16 (For bits)
- Comparator 4: Compare Count and 0 (For Time shift)
- Shift Register: Dividend (A[15] out)
- Shift Register: Remainder
- Shift Register: Quotient
- Subtractor: Constantly Subtract B from R (R B)
- Counter 1: Count 16 bits
- Counter 2: Add Divisor

Although I may not have the most efficient prime finding design It helped me figure out every little high and low of each output/input to debug later on in the lab. You could see how Comparator 4: could have been avoided for a more efficient solution, but to bypass redesigning my state machine I force a state machine input to halt it's first Shift to prevent over shifting.



- This is the state machine for the Divider. This is how it functions.
  - IDLE: In this state we are awaiting a call from the top\_level state machine to take in the input values and run them though the subtraction loop
  - SHIFT(Comp): In this state we use the values from the R & B comparator to determine whether or not to subtract B from the remainder. This state is also used to shift the Dividend and the Quotient Shift registers.
  - SUBB: In this state we subtract B from the remainder and load the new value into R. When returning to SHIFT state it will shift R.
  - SUB0: In this state we are 'subtracting' 0 but in reality we are only using this state to shift R.

- NEXT: This state is used to determine the end of dividing the 16-bit value. This state is used for the module to determine if the next divisor needs to run or that not prime was already found.

#### - LED Modules:

The LED module is a selector built up of different LED functions that we used throughout the lab. Theses were the functions:

- INPUT: LED[15:7] cascade center

- WORKING: LED[0] ON

- PRIME: LED[15:0] cascade every 4 right

NPRIME: LED[15:0] ONDIVISOR: LED[15:0] OFF

For this module I have the outputs from the top level state machine to respectively trigger the correlating led function respective to the state. This keeps it cleaner on the top level.

# - Ring Counter:

The ring counter is used as encode to create a one-hot/single active in 4-bit bus. This is used to set values for the selector. The module is created using a start(CE) and the clock(clk) which iterates through 4 flip flops as one state. In order to do this we connect the 4 flip flops in a complete loop and initialize one of the flip flops. This way we would get the outputs 0001, 0010, 0100, 1000, repeat.

## - <u>Selector:</u>

The selector is used to select a segment of it's inputs and output it with it's respective weight. This module is made with just boolean expressions with the inputs being the ring counter and the 16-bit counter and the output being the input to a seven\_segment converter. As we review above the ring counter will feed a set of 4-bits with one active bit therefore giving it a state value for a certain part of the 16-bit you want to pass through. In this case, we want to pass through every 4-bits of the counter starting from 0. In pseudo code, it looks like this:

- H is N[15:12] when sel=(1000)
- H is N[11:8] when sel=(0100)
- H is N[7:4] when sel=(0010)
- H is N[3:0] when sel=(0001)

When we put it in verilog it looks like this:

```
- H = (N[15:12] & {4{(sel[3] & ~sel[2] & ~sel[1] & ~sel[0])}})|

(N[11:8] & {4{(~sel[3] & sel[2] & ~sel[1] & ~sel[0])}})|

(N[7:4] & {4{(~sel[3] & ~sel[2] & sel[1] & ~sel[0])}})|

(N[3:0] & {4{(~sel[3] & ~sel[2] & ~sel[1] & sel[0])}});
```

Since we use multiple 16-bits for display (Input & Divisor) I created a selection for the input into the to the selector like so:

- Input Display: ShowNum|ledprime|lednprime

- Divisor Display: ShowDiv

# - <u>Seven Segment Converter:</u>

Finally we have the Seven Segment Converter. This module has been reviewed in previous lab reports and it works exactly the same. It takes in 4 inputs and uses boolean expressions to output the proper values to its respective segments.

# - <u>Top Level:</u>



- In this diagram we see all the modules that were used in this lab. I have compacted many of the logic for the wires to fit everything into the page. I created the Divider and prime tester in a singular module.

## - Testing & Simulation:

This lab was full of timing bugs. I ran simulations for all modules as I made progress to make sure that I will not have any problems in the future. Unfortunately, when it came to the divider module I had to endure loads of bugs. Many were due to timing issues with when shifts are called, and when counters are increased. This took several days and much TA help to finally figure out the problem.

#### - Results:

- 1. State Diagrams (Equations Explained in Module)
- 2. The maximum frequency Diagram:

| Name                     | Waveform       | Period (ns) | Frequency (MHz) |
|--------------------------|----------------|-------------|-----------------|
| <pre>v sys_clk_pin</pre> | {0.000 5.000}  | 10.000      | 100.000         |
| clk_out1_clk_wiz_0       | {0.000 20.000} | 40.000      | 25.000          |
| clkfbout_clk_wiz_0       | {0.000 5.000}  | 10.000      | 100.000         |

- Note: Instructions in obtaining the timing was unclear so I'm not sure if this is correct.

## - Conclusion:

This lab was a tough one. The fact that it ran into Thanksgiving break really threw me off schedule and the bug problems at the end almost caused me to lose it. But through the struggles I actually learned a lot using the simulation. Since my design was expanded into multiple parts that could have been combined, I was able to get a better understanding how each in/out of a wire affected my system. After days at staring at waveforms I was able to gain enough knowledge to manipulate these waves to achieve my goal.